# Bus Organization

# How an instruction gets executed?

#### Fetch – Execute Cycle



# Example

| Example: Add R1, R2 |                        |                                                                 |                                                                                                                                           |  |  |  |  |  |
|---------------------|------------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|                     | a) PC                  | - 1000                                                          |                                                                                                                                           |  |  |  |  |  |
|                     | b) M.                  | AR = 1000                                                       |                                                                                                                                           |  |  |  |  |  |
| Instruction         | c) PC                  | = PC + 4 = 10                                                   | 04                                                                                                                                        |  |  |  |  |  |
| ADD R1, R2          | d) Mi                  | DR = "ADD R1, R2                                                | "                                                                                                                                         |  |  |  |  |  |
| MUL R3, R4          | e) IR                  | = "ADD R1, R2                                                   | "                                                                                                                                         |  |  |  |  |  |
|                     | 2524 1937              |                                                                 |                                                                                                                                           |  |  |  |  |  |
|                     | f) R1                  | = R1 + R2                                                       |                                                                                                                                           |  |  |  |  |  |
|                     | Instruction ADD R1, R2 | a) PC b) M/ Instruction c) PC ADD R1, R2 d) MI MUL R3, R4 e) IR | a) PC = 1000 b) MAR = 1000 Instruction c) PC = PC + 4 = 10 ADD R1, R2 d) MDR = "ADD R1, R2 MUL R3, R4 e) IR = "ADD R1, R2 (Decode and fin |  |  |  |  |  |

### Requirement for Instruction execution

- The necessary registers must be present.
- •Internal organization of the registers must be known.
- The data path must be known
- •For instruction execution a number of micro operations are carried out on the data path.
  - May involve movement of data

#### Kinds of data movement

Broadly it can be register to register, it can be register to ALU, or ALU to register.

Data movement are supported by the data path.

- The data path contains what the registers.
- The bus through which the data will move.
- The ALU, and of course, some of the temporary registers.

### Single Bus Organization



#### Single Internal bus organization

- •All the registers and various units are connected using a single internal bus.
- Registers are R0 to Rn-1. So, we have n general-purpose registers used for various purposes.
- Y and Z are used for storing intermediate results.
- ■The MUX selects either a constant 4 or the output of register Y.
- When PC is incremented a constant 4 has to be added.

#### Single Internal bus organization

- •The instruction decoder and control unit is responsible for performing the action specified by the instruction loaded into IR.
- Now once the instruction is fetched from the memory, it is it comes through MDR, and then it goes to IR using that single bus.
- •Once it is loaded in IR, it is the responsibility of the decoder unit to decode that particular instruction.
  - And then it generates whatever needs to be done; if it has to bring the data from memory again it will do the required operation, if the data is already present in the processor register, then it has to add it or multiply it with whatever action is specified it needs to be done.

### Single Internal bus organization

- •The decoder generates all the control signals in proper sequence required to execute the instruction specified by IR.
- •The registers, the ALU, and the interconnecting bus are collectively referred to as the data path

# Three-bus organizations..

A 3-bus organization is internal to the CPU

The 3 buses allow 3 parallel data transfer operations to be carried out.

 Less number of cycles in turn will be required to execute an instruction, compared to single bus organization.

# Three-bus organizations



### Organization of a Register

A register is used for temporary storage of data.

Ri typically has two control signals

- Riin: Used to load the register with data from the bus
- RiOut: Used to place the data stored in the register on the bus.

Input and output lines of the register Ri are connected to the bus via control switches.



### Register Transfer

#### **MOVE R1,R2**

- Enable the output of R2 by setting R2<sub>out</sub> =1
- Enable the input of the register R1 by setting R1<sub>in</sub>=1
- All the operations are performed in synchronism with the processor clock.
  - The control signals are asserted at the start of the clock cycle.
  - After data transfer the control signals will return to 0

We write as T1:R2<sub>out</sub>, R1<sub>in</sub>
 Time Step
 Control Signal



### ALU operation

#### ADD R1, R2

- Bring the two operands (R1 and R2) to the two inputs of the ALU.
- One through Y (R1) and another (R2) directly from the internal bus.
- Result is stored in Z and finally transferred to R1.

T1: R1out, Yin

T2: R2out, SelectY, ADD, Zin

T3: Zout, R1in



### Fetch a word from the memory

These are the steps that are involved to fetch a word from memory.

- The processor specifies the address of the memory location where the data or instruction is stored.
- The processor request for a read operation.
- The information to be fetched can be either an instruction or it can be a data, accordingly it is fetched.
- The data read is brought from memory to MDR.
- Then it can be transfer it to the required register or ALU.

# Storing a word into memory

The steps involved to store a word into the memory:

- The processor specifies the address of the memory location where the data is to be written.
- The data to be written in loaded into MDR.
- The processor requests a write operation.
- The content of MDR will be written to the specified memory location.

### Connecting MDR to Memory Bus and Internal Bus



### Memory Read Write Operation

- The address of the memory location is transferred to MAR
- At the same time the read or write control signal is provided to indicate the operation
- •For read the data, from memory data bus comes to MDR by activating MDRinE
- •For write the data from MDR goes to data bus by activating the signal MDRoutE

### Memory Read Write Operation

- •When the processor sends a read request it has to wait until the data is read from the memory and return into MDR
- •To accommodate this variability in response time as there is no fixed response time that how much time it will be required, the processor has to wait until it receives an indication from memory that the read operation has been completed.
- A control signals known as Memory Function Complete (MFC) is used
  - when this signal is 1, it indicates that the content of specified location is read and are available on the data lines of the memory bus
  - Then the data can be made available to MDR because it is directly connected to MDR from the data lines of memory.

### Fetch a word: MOVE R1, (R2)

- MAR ← R2
- 2. Start a Read operation on the memory bus
- 3. Wait for the MFC response from the memory
- 4. Load MDR from the memory
- R1 ← MDR

#### Control steps:

- a) R2<sub>out</sub>, MAR<sub>in</sub>, Read
- b) MDR<sub>inE</sub>, WMFC
- c) MDR<sub>out</sub>, R1<sub>in</sub>

### Store a word: MOVE (R1), R2

- MAR ← R1
- MDR ← R2
- 3. Start a Write operation on the memory bus
- 4. Wait for the MFC response from the memory

#### Control steps:

- a) R1<sub>out</sub>, MAR<sub>in</sub>
- b) R2<sub>out</sub>, MDR<sub>in</sub>, Write
- c) MDR<sub>outE</sub>, WMFC

# **Execution of a Complete Instruction**

ADD R1, R2 // R1 = R1 + R2

T1: PCout, MARin, Read, Select4, ADD, Zin

T2: Zout, PCin, Yin, WMFC

T3: MDR<sub>out</sub>, IR<sub>in</sub>

T4: R1<sub>out</sub>, Y<sub>in</sub>, SelectY

T5: R2<sub>out</sub>, ADD, Z<sub>in</sub>

T6: Zout, R1in



### Execution of a Complete Instruction

ADD R1, R2

T1: PCout, MARin, Read, Select4, ADD, Zin

T2: Zout, PCin, Yin, WMFC

T3: MDRout, IRin

T4: R1out, Yin, SelectY

T5: R2out, ADD, Zin

T6: Zout, R1in



#### MOVE R1,R2



#### Load R1,LOCA

| Steps | Action                                                       |  |  |  |  |
|-------|--------------------------------------------------------------|--|--|--|--|
| 1     | PCout, MARin, Read, Select4, Add, Zin                        |  |  |  |  |
| 2     | Z <sub>out</sub> , PC <sub>in</sub> , Y <sub>in</sub> , WMFC |  |  |  |  |
| 3     | MDR <sub>out</sub> , IR <sub>in</sub>                        |  |  |  |  |
| 4     | Address field of IRout, MAR <sub>in</sub> , Read             |  |  |  |  |
| 5     | WMFC                                                         |  |  |  |  |
| 6     | MDR <sub>out</sub> , R1 <sub>in</sub> , END                  |  |  |  |  |

### Example for a Three Bus Organization

SUB R1, R2, R3

T1: Pcout, R=B, MARin, READ, IncPC

T2: WMFC

T3: MDRoutB, R=B, Irin

T4: R2outA, R3outB, SlectA, SUB, R1in, End



### Example

### ADD R1, LOCA (R1 = R1 + Mem[LOCA])

| Steps | Action                                                                      |
|-------|-----------------------------------------------------------------------------|
| 1     | PC <sub>out</sub> , MAR <sub>in</sub> , Read, Select4, Add, Z <sub>in</sub> |
| 2     | Z <sub>out</sub> , PC <sub>in</sub> , Y <sub>in</sub> , WMFC                |
| 3     | MDR <sub>out</sub> , IR <sub>in</sub>                                       |
| 4     | Address field of IRout, MARin, Read                                         |
| 5     | R1 <sub>out</sub> , Y <sub>in</sub> , WMFC                                  |
| 6     | MDR <sub>out</sub> , SelectY, Add, Z <sub>in</sub>                          |
| 7     | Z <sub>out</sub> , R1 <sub>in</sub> , End                                   |

### Control Unit Design approaches

To execute an instruction, the processor must generate control signals for the data path in proper sequence.

- Example: ADD R1, R2
  - 1. R1out, Yin, SelectY
  - 2. R2out, ADD, Zin
  - 3. Zout, R1in

Two Alternate approaches

- 1. Hardwired control unit design
- 2. Microprogrammed control unit design

#### Hardwired Control Unit

### **Hardwired Control unit**



#### Hardwired Control Unit

- Assumption
  - Each step in the sequence is completed in one clock cycle
    - But remember one thing that when we are reading something from the memory it may not be completed in one clock cycle.
- A counter is used to keep track of the time step.
- •The control signals are determined by the following information:
  - Content of the control step
  - Counter content of the instruction register
  - Content of conditional code flags and external inputs such as MFC (Memory Function Complete)

#### Hardwired Control Unit...

- •The encoder-decoder circuit is a combinational circuit that generates the control signals depending on the inputs provided.
- •The step decoder generates separate signal line for each step in the control sequence (T1, T2, T3 etc.)
  - Depending on the maximum steps required for an instruction, the step decoder is designed
  - If the maximum step is 10 in that case step decoder size will be 4 x 16
- Among the total set of instructions, the instruction decoder is used to select one of them. That particular line will be 1 and the rest will be 0
  - If a maximum of 100 instructions are present in the ISA then a 7 x 128 instruction decoder is used.

#### Hardwired Control Unit...

- At every clock the RUN signal is used to increment the counter by one.
  - When RUN is 0 the counter stops counting.
  - This signal is needed when WMFC is issued.
- END signal starts a new instruction.
  - It resets the control step counter to its starting value.
- •The sequence of the operations carried out by the control unit is determined by the wiring of the logic elements and hence it is named hardwired
- •This approach of control unit design is fast but limited to the complexity of the instruction set that is implemented.

# Generations of Control Signals

|   | ADD R1, R2                                                                     |     | ADD R1, LOCA                                                                   |   | BRANCH Label                                                                   |
|---|--------------------------------------------------------------------------------|-----|--------------------------------------------------------------------------------|---|--------------------------------------------------------------------------------|
| 1 | PC <sub>out</sub> , MAR <sub>in</sub> , Read,<br>Select4, Add, Z <sub>in</sub> | 1   | PC <sub>out</sub> , MAR <sub>in</sub> , Read,<br>Select4, Add, Z <sub>in</sub> | 1 | PC <sub>out</sub> , MAR <sub>in</sub> , Read,<br>Select4, Add, Z <sub>in</sub> |
| 2 | Zout PCin, Yin, WMFC                                                           | 2   | Zout PCin, Yin, WMFC                                                           | 2 | Zout, PCin, Yin, WMFC                                                          |
| 3 | MDR <sub>out</sub> , IR <sub>in</sub>                                          | 3   | MDR <sub>out</sub> , IR <sub>in</sub>                                          | 3 | MDR <sub>out</sub> IR <sub>in</sub>                                            |
| 4 | R1 <sub>out</sub> Y <sub>in</sub>                                              | 4   | Address field of IRout,                                                        | 4 | Offset-field-of-IRout                                                          |
| 5 | R2 <sub>out</sub> , SelectY, Add, Z <sub>in</sub>                              |     | MAR <sub>in</sub> , Read                                                       |   | SelectY, Add, Z <sub>in</sub>                                                  |
| 6 | Z <sub>out</sub> , R1 <sub>in</sub> , End 6                                    | 5   | R1 <sub>out</sub> , Y <sub>in</sub> , WMFC                                     | 5 | Z <sub>out</sub> , PC <sub>in</sub> , End                                      |
|   |                                                                                | - 6 | MDR <sub>out</sub> , SelectY, Add, Z                                           | n |                                                                                |
|   |                                                                                | 7   | Zout R1in, End                                                                 |   |                                                                                |

### Generation of Pcin and END





### Exercise

- •Give the control sequence for the execution of the instruction Add ,R1,[R3]
- •Generation of Z<sub>in</sub> control signal for the processor

## Microprogrammed control unit design

- •Control signals are generated by a program similar to machine language program.
- ■The **Control Store** (CS) stores the microroutines for all instructions of an ISA.
- •The sequence of the steps corresponding to the control sequence of a machine instruction is the **microroutine**.
- Each sequence of steps is a **control word** (CW) whose individual bits represent the various control signals.
- •Individual control words in a microroutine are called microinstructions



## Microprogrammed control unit design

- •Control-unit generates the control signals for an instruction by sequentially reading CWs of corresponding micro routine from CS.
- The μPC is used to read CWs sequentially from CS
- •Every time a new instruction is loaded into IR, output of Starting Address Generator is loaded into  $\mu PC$ .
- •Then, μPC is automatically incremented by clock causing successive microintructions to be read from CS

#### ADD R1, R2

T1: Pcout, MARin, Read, Select4, ADD, Zin

T2: Zout, Pcin, Yin, WMFC

T3: MDRout, Irin

T4: R1out, Yin, SelectY

T5: R2out, ADD, Zin

T6: Zout, R1in

#### **Example for Microinstructions**

| Micro-<br>instr. |   | PC | PCount | MAR | Read | MDR | IR. | , | Select | Add | Z | Zosa | Rlout | R1. | R2out | WMFC | End |   |
|------------------|---|----|--------|-----|------|-----|-----|---|--------|-----|---|------|-------|-----|-------|------|-----|---|
| 1                | 0 | 0  | 1      | 1   | 1    | 0   | 0   | 0 | 1      | 1   | 1 | 0    | 0     | 0   | 0     | 0    | 0   | 0 |
| 2                | 0 | 1  | 0      | 0   | 0    | 0   | 0   | 1 | 0      | 0   | 0 | 1    | 0     | 0   | 0     | 1    | 0   | 0 |
| 3                | 0 | 0  | 0      | 0   | 0    | 1   | 1   | 0 | 0      | 0   | 0 | 0    | 0     | 0   | 0     | 0    | 0   | 0 |
| 4                | 0 | 0  | 0      | 0   | 0    | 0   | 0   | 1 | 0      | 0   | 0 | 0    | 1     | 0   | 0     | 0    | 0   | 0 |
| 5                | 0 | 0  | 0      | 0   | 0    | 0   | 0   | 0 | 0      | 1   | 1 | 0    | 0     | 0   | 1     | 0    | 0   | 0 |
| 6                | 0 | 0  | 0      | 0   | 0    | 0   | 0   | 0 | 0      | 0   | 0 | 1    | 0     | 1   | 0     | 0    | 1   | 0 |

### Some Terminologies

- Bus Master and Slaves- The device that controls the bus is master, others are slave
- Local or System Bus- Bus that connects CPU and memory
- Front Side Bus- Original Concept: connects CPU to components
  - Modern intel architecture: connects CPU to NorthBridge chipset
- Back Side Bus-Connects CPU to L2 cache
- Memory Bus-Connects NorthBridge chipset to memory
- AGP Bus-Connects North Bidge chipset to the GPU
- ISA,PCI,Firewire,USB,PCI-Express Bus:
  - -Connects motherboard to peripherals
- Bus width- Number of wires available for transferring data
- Bus bandwidth-Total amount of data that can be transferred over the bus per unit time

## Synchronous Versus Asynchronous Bus

- Synchronous Bus: There is a common clock between the sender and the receiver that synchronizes bus operation
- Asynchronous Bus:
  - There is no common clock
  - Bus master and slave have to handshake during the process of communication

## Synchronous Bus

- On a synchronous bus, all devices derive timing information from a control line called the bus clock
- •The signal on this line has two phases: a high level followed by a low level
- The two phases constitute a clock cycle. The first half of the cycle between the low-to-high and high-to-low transitions is often referred to as a clock pulse
- •The address and data lines in the Figure (next slide) are shown as if they are carrying both high and low signal levels at the same time
- •This is a common convention for indicating that some lines are high and some low, depending on the particular address or data values being transmitted
- The crossing points indicate the times at which these patterns change
- A signal line at a level half-way between the low and high signal levels indicates periods during which the signal is unreliable, and must be ignored by all devices.



Figure: Timing of an input transfer on synchronous bus



Figure: A detailed timing diagram for the input transfer

#### Asynchronous Bus

- •An alternative scheme for controlling data transfers on a bus is based on the use of a handshake protocol between the master and the slave
- A handshake is an exchange of command and response signals between the master and the slave
- It is a generalization of the way the Slave-ready signal is used .
- A control line called Master-ready is asserted by the master to indicate that it is ready to start a data transfer.
- The Slave responds by asserting Slave-ready.

### Asynchronous Bus



#### **Interface Circuits**

- ■The I/O interface of a device consists of the circuitry needed to connect that device to the bus.
- On one side of the interface are the bus lines for address, data, and control.
- On the other side are the connections needed to transfer data between the interface and the I/O device.
  - This side is called a port, and it can be either a parallel or a serial port.



#### **Interface Circuits**

- •A parallel port transfers multiple bits of data simultaneously to or from the device.
- A serial port sends and receives data one bit at a time.
- •Communication with the processor is the same for both formats; the conversion from a parallel to a serial format and vice versa takes place inside the interface circuit.

#### **Interface Circuits**

Let us recall the functions of an I/O interface

- 1. Provides a register for temporary storage of data
- 2. Includes a status register containing status information that can be accessed by the processor
- 3. Includes a control register that holds the information governing the behavior of the interface
- 4. Contains address-decoding circuitry to determine when it is being addressed by the processor
- 5. Generates the required timing signals
- 6. Performs any format conversion that may be necessary to transfer data between the processor and the I/O device, such as parallel-to-serial conversion in the case of a serial port

#### Parallel Port

- •First, we describe an interface circuit for an 8-bit input port that can be used for connecting a simple input device, such as a keyboard.
- •Then, we describe an interface circuit for an 8-bit output port, which can be used with an output device such as a display.



Figure 4.10:Keyboard to processor connection

- Figure shows a circuit that can be used to connect a keyboard to a processor
- Assume that interrupts are not used, so there is no need for a control register.
- •There are only two registers: a data register, KBD\_DATA, and a status register, KBD\_STATUS. The latter contains the keyboard status flag, KIN.

- A typical keyboard consists of mechanical switches that are normally open.
- When a key is pressed, its switch closes and establishes a path for an electrical signal
- •This signal is detected by an encoder circuit that generates the ASCII code for the corresponding character
- •A difficulty with such mechanical pushbutton switches is that the contacts *bounce* when a key is pressed, resulting in the electrical connection being made then broken several times before the switch settles in the closed position
- Although bouncing may last only one or two milliseconds, this is long enough for the computer to erroneously interpret a single pressing of a key as the key being pressed and released several times.

- The effect of bouncing can be eliminated using a simple debouncing circuit, which could be part of the keyboard hardware or may be incorporated in the encoder circuit
- Alternatively, switch bouncing can be dealt with in software
- The software detects that a key has been pressed when it observes that the keyboard status flag, KIN, has been set to 1.
- •The I/O routine can then introduce sufficient delay before reading the contents of the input buffer, KBD\_DATA, to ensure that bouncing has subsided
- •When debouncing is implemented in hardware, the I/O routine can read the input character as soon as it detects that KIN is equal to 1.

- The output of the encoder consists of one byte of data representing the encoded character and one control signal called Valid.
- •When a key is pressed, the Valid signal changes from 0 to 1, causing the ASCII code of the corresponding character to be loaded into the KBD\_DATA register and the status flag KIN to be set to 1
- •The status flag is cleared to 0 when the processor reads the contents of the KBD\_DATA register
- •The interface circuit is shown connected to an asynchronous bus on which transfers are controlled by the handshake signals Master-ready and Slave-ready
- The bus has one other control line,  $R/\overline{W}$ , which indicates a Read operation when equal to 1.

# Output Interface



#### Output Interface

- •We have assumed that the display uses two handshake signals, New-data and Ready, in a manner similar to the handshake between the bus signals Master-ready and Slave-ready
- When the display is ready to accept a character, it asserts its Ready signal, which causes the DOUT flag in the DISP\_STATUS register to be set to 1
- When the I/O routine checks DOUT and finds it equal to 1, it sends a character to DISP\_DATA.
  This clears the DOUT flag to 0 and sets the New-data signal to 1
- In response, the display returns Ready to 0 and accepts and displays the character in DISP\_DATA
- When it is ready to receive another character, it asserts Ready again, and the cycle repeats

### Interconnection Standards

- •Standard interfaces have been developed to enable I/O devices to use interfaces that are independent of any particular processor.
  - For example, a memory key that has a USB connector can be used with any computer that has a USB port.
- •Most standards are developed by a collaborative effort among a number of companies.
  - In many cases, the IEEE (Institute of Electrical and Electronics Engineers) develops these standards further and publishes them as IEEE Standards.

### Universal Serial Bus (USB)

- •The Universal Serial Bus (USB) is the most widely used interconnection standard.
- A large variety of devices are available with a USB connector, including mice, memory keys, disk drives, printers, cameras, and many more.
- •The commercial success of the USB is due to its simplicity and low cost.
- The original USB specification supports two speeds of operation, called low-speed (1.5 Megabits/s) and full-speed (12 Megabits/s).
- Later, USB 2, called High-Speed USB, was introduced. It enables data transfers at speeds up to 480 Megabits/s.
- As I/O devices continued to evolve with even higher speed requirements, USB 3 (called Superspeed) was developed.
- It supports data transfer rates up to 5 Gigabits/s.



TechTerms.com

#### **USB**

- •The USB has been designed to meet several key objectives:
  - Provide a simple, low-cost, and easy to use interconnection system
  - Accommodate a wide range of I/O devices and bit rates, including Internet connections, and audio and video applications
  - Enhance user convenience through a "plug-and-play" mode of operation

#### PCI Bus

The PCI (Peripheral Component Interconnect) bus was developed as a low-cost, processor-independent bus.

It is housed on the motherboard of a computer and used to connect I/O interfaces for a wide variety of devices.

A device connected to the PCI bus appears to the processor as if it is connected directly to the processor bus.

Its interface registers are assigned addresses in the address space of the processor.

### Use of a PCI bus in a computer system



#### SCSI Bus

- •The acronym SCSI stands for Small Computer System Interface.
- It refers to a standard bus defined by the American National Standards Institute (ANSI).
- •The SCSI bus may be used to connect a variety of devices to a computer. It is particularly well-suited for use with disk drives.
- It is often found in installations such as institutional databases or email systems where many disks drives are used.

#### SATA

- In the early days of the personal computer, the bus of a popular IBM computer called AT, which was based on Intel's 8080 microprocessor bus, became an industry standard.
- It was named ISA, for Industry Standard Architecture. An enhanced version, including a definition of the basic software needed to support disk drives, was later named ATA, for AT Attachment bus.
- •A serial version of the same architecture became known as SATA, which is now widely used as an interface for disks.
- Like all standards, several versions of SATA have been developed with added features and higher speeds.

### SAS

- This is a serial implementation of the SCSI bus, hence its name: Serially Attached SCSI.
- It is primarily intended for connecting magnetic disks and CD and DVD drives.
- It uses serial, point-to-point links that are similar to SATA.
- A SAS link can transfer data in both directions simultaneously

### PCI Express

- The demands placed on I/O interconnections are ever increasing.
- Internet connections, sophisticated graphics devices, streaming video and high-definition television are examples of applications that involve data transfers at very high speed.
- •The PCI Express interconnection standard (often called PCIe) has been developed to meet these needs and to anticipate further increases in data transfer rates, which are inevitable as new applications are introduced.
- •PCI Express uses serial, point-to-point links interconnected via switches to form a tree structure